IP 검색 Category Analog & Mixed Signal(6) Memory Controller & PHY(0) Memory & Logic Library(6) Interface Controller & PHY(0) Processor Solutions(3) Arithmetic & Mathematic IP(0) Peripheral(1) Network-on-Chip (NoC)(0) Multimedia(0) Comumnication(0) Platform Level IP(0) Security IP(1) Other IP(0) Software Development & Debug Tool(1) Other(83) Verification IP(0) Technology 3nm 4nm 5nm 7nm 8nm 10nm 12nm 14nm 16nm 20nm 22nm 28nm 32nm 40nm 45nm 55nm 65nm 90nm 130nm 150nm 180nm 250nm 350nm 500nm FPGA N/A Foundry Others N/A Search IP 전체 제목 내용 검색 전체 101건 현재 페이지 24/26 Versatile Pooling Unit (차세대지능형반도체사업단) · 심층강화학습에 필요한 행렬곱 연산을 추론, 오차 역전파 및 가중치 업데이트를 에너지 효율적으로 가속하기위한 유닛 (IP) · NPU – (Core - PE Array – PE), (DMEM – L2 Cache, ADAM Logic Unit) 2024-08-30 Voltage-to-Time Converter The Voltage-to-Time Converter (VTC) is a high-speed, low-power, and variation-tolerant IP which generates a time-domain output pulse PVTC proportional to the voltage difference between two analog voltage inputs VIN and VREF (Figure 1). The VTC generates a timing pulse based on the delay caused by charging a capacitor from VIN until it reaches an inverter’s threshold. By subtracting a pulse proportional to VREF from this timing pulse, a final output pulse PVTC proportional to VIN – VREF is obtained. The IP includes a power-saving mode enabled via specific clock phase state, significantly reducing power consumption when inactive. Fabricated in a 28 nm CMOS process and occupying only 28 μm² of core area, the VTC is ideal for integration into power-sensitive and space-constrained mixed-signal systems. Designed for robustness across varying environmental conditions, the VTC offers excellent tolerance to supply voltage and temperature fluctuations, with output pulse variation maintained within tens of picoseconds across the full operating range. It supports high-frequency operation exceeding 10 MHz, making it suitable for fast, event-driven applications. 2025-06-24 Write-with-Feedback Circuit The Write-with-Feedback Circuit is an analog amplifier IP designed for use in read and write operations of analog memory systems. During these operations, a source follower typically connected to the back end of the storage capacitor introduces a threshold voltage (Vth) drop, resulting in a mismatch between the written and read voltage levels. This mismatch can cause distortion in the read-out value, degrading memory accuracy. To address this issue, the amplifier enables a write-with-feedback loop that virtually shorts the write input and the memory’s output node. By enforcing this virtual short condition, the amplifier compensates for the Vth drop during the write operation, ensuring that the intended voltage is properly stored in the analog memory and accurately retrieved during the read phase. The amplifier is implemented using a 5-transistor operational amplifier (5-tr opamp) topology, in Samsung’s 28 nm LPP CMOS process using analog low-Vth (anglvt) devices. 2025-06-24 객체인식용 General Purpose Edge NPU (차세대지능형반도체사업단) · 추론(Inference) 시, 추론에 포함된 모든 연산 기능을 제공/가속하여 End-to-End 로 동작할 수 있는 유닛(IP) 2024-08-29 처음으로 이전페이지 17 18 19 20 21 22 23 24 25 26 >다음페이지 마지막으로